
4-8 PCI Host Register Description
Copyright © 2003–2005 by LSI Logic Corporation. All rights reserved.
Register: 0x0C
Cache Line Size
Read/Write
Cache Line Size [7:3]
This register specifies the system cache line size in units
of 32-bit words. In the conventional PCI mode, the
LSISAS1064 PCI function uses this register to determine
whether to use Write and Invalidate or Write commands
for performing write cycles. Programming this register to
a number other than a nonzero power of two disables the
the use of the PCI performance commands to execute
data transfers. The PCI function ignores this register
when operating in the PCI-X mode.
Reserved [2:0]
This field is reserved.
Register: 0x0D
Latency Timer
Read/Write
Latency Timer [7:4]
The Latency Timer register specifies, in units of PCI bus
clocks, the value of the Latency Timer for this PCI bus
master. If the LSISAS1064 initializes in the PCI mode, the
default value of this register is 0x00. If the LSISAS1064
initializes in the PCI-X mode, the default value of this reg-
ister is 0x40.
Reserved [3:0]
This field is reserved.
7 0
Cache Line Size
000000 0 0
7 0
Latency Timer
0X000 0 0 0
Comments to this Manuals